Notice: Undefined index: linkPowrot in C:\wwwroot\wwwroot\publikacje\publikacje.php on line 1275
Publikacje
Pomoc (F2)
[41612] Artykuł:

A system for behavioral level synthesis of PLD-based circuits

Czasopismo: Control and Cybernetics   Tom: 22, Zeszyt: 3, Strony: 105-113
ISSN:  0324-8569
Opublikowano: 1993
 
  Autorzy / Redaktorzy / Twórcy
Imię i nazwisko Wydział Katedra Procent
udziału
Liczba
punktów
Roman Stanisław Deniziak orcid logoWEAiIKatedra Informatyki *****100.00  

Grupa MNiSW:  Publikacja w recenzowanym czasopiśmie wymienionym w wykazie ministra MNiSzW (część B)
Punkty MNiSW: 0


Pełny tekstPełny tekst    
Keywords:

PLD-based systems  behaviorallevel synthesis  design  automation  ASICs. 



Abstract:

PLD- based circuits have been designed with the help of specific
software tools. However, input formats of such tools (CUPL's input
format, for example1) describe a circuit at a very low logic level. Moreover, they require an early selection of the target PLD devices which is particularly inconvement when more complex circuits are
considered. Therefore, designing of large circuits with the help of these tools is tiring and time consuming. In the paper another concept is investigated. Behavioral description of a c1rcuit is formulated using procedur'al CHDL called UPLAND. Then, UPLAND source description is automatically
translated into its corresponding target input format (CUPL's input format) where target PLD devices are optional. The paper introduces UPLAND and outlines the principles of CUPLAND compiler work.